### XMUT 202 Digital Electronics

A/Prof. Pawel Dmochowski

School of Engineering and Computer Science Victoria University of Wellington



CAPITAL CITY UNIVERSITY

### **Review Part 1: Combinational Logic**

- Logic Gates
- Laws of Boolean Algebra
- Truth Tables
- K-Maps
- Logic Design Problems

# **Logic Gates**



| AND         |       |   |  |  |
|-------------|-------|---|--|--|
| $\supset$ - |       |   |  |  |
|             | INPUT |   |  |  |
| 001701      | В     | А |  |  |
| 0           | 0     | 0 |  |  |
| 0           | 0     | 1 |  |  |









INPUT

В

А



OUTPUT



| IN | PUT |        |  |  |
|----|-----|--------|--|--|
| А  | В   | 001001 |  |  |
| 0  | 0   | 1      |  |  |
| 1  | 0   | 0      |  |  |
| 0  | 1   | 0      |  |  |
| 1  | 1   | 1      |  |  |

6/06/2024

#### Exercise

 Design a circuit that compares two 4-bit numbers and returns TRUE when they are equal

### **Evaluating Logic Circuit Outputs**

Rules for evaluating a Boolean expression:

- 1. Perform all inversions of single terms.
- 2. Perform all operations within **parenthesis**.
- 3. Perform AND operation before an OR operation unless parenthesis indicate otherwise.
- If an expression has a bar over it, perform the operations inside the expression and then invert the result.

#### **Boolean Algebra Rules**

| 1) | A + 0 = A                                      |
|----|------------------------------------------------|
| 2) | A + 1 = 1                                      |
| 3) | $A \bullet 0 = 0$                              |
| 4) | A • 1 = A                                      |
| 5) | A + A = A                                      |
| 6) | $A + \overline{A} = 1$                         |
| 7) | $A \bullet A = A$                              |
| 8) | $\mathbf{A} \bullet \overline{\mathbf{A}} = 0$ |
| 9) | $\overline{A} = A$                             |

| 1) | $\mathbf{x} + \mathbf{y} = \mathbf{y}$           | / + X                     | ·<br>·<br>· · · · · · · · · · · · · · · |                                       | ·<br>·<br>·<br>·<br>·                 |                                       |
|----|--------------------------------------------------|---------------------------|-----------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|
| 2) | $\mathbf{X}\cdot\mathbf{y}=\mathbf{y}$           | ·×                        | ·<br>·<br>·                             | ·<br>·<br>·<br>·                      | ·<br>·<br>·<br>·                      | ·<br>·<br>·<br>·                      |
| 3) | x + (y +                                         | z) = (x +                 | - <b>y)</b> +                           | Z = >                                 | <b>x</b> + <b>y</b>                   | + <b>Z</b>                            |
| 4) | <b>x(yz)</b> =                                   | (xy)z =                   | xyz                                     | · · · · · · · · · · · · · · · · · · · | · · · · · · · · · · · · · · · · · · · | · · · · · · · · · · · · · · · · · · · |
| 5) | x(y + z)                                         | = <b>xy</b> + <b>x</b>    | ۲X                                      | ·<br>·<br>·<br>·                      | ·<br>·<br>·<br>·                      | ·<br>·<br>·<br>·                      |
| 6) | (w + x)(                                         | $\gamma + z) = 1$         | wy +                                    | xy +                                  | wz +                                  | XZ                                    |
| 7) | <b>x</b> + <b>xy</b> =                           | ×                         | ·<br>·<br>·<br>·<br>·                   | ·<br>·<br>·<br>·<br>·                 | ·<br>·<br>·<br>·<br>·                 |                                       |
| 8) | $x + \overline{x}y =$                            | $\mathbf{x} + \mathbf{y}$ | ·<br>·<br>·<br>·                        | · · · · · · · · · · · · · · · · · · · |                                       |                                       |
| 9) | $\overline{\mathbf{x}} + \mathbf{x}\mathbf{y} =$ | $\overline{x} + y$        |                                         |                                       |                                       | ·<br>·<br>·<br>·                      |

#### **De Morgan's Theorems**

• A NOR gate is equivalent to an AND gate with inverted inputs.

$$(\overline{x+y}) = \overline{x}.\overline{y}$$

• A NAND gate is equivalent to an OR gate with inverted inputs.

$$(\overline{x.y}) = \overline{x} + \overline{y}$$

# **Exercise: Logic Circuit**

Write the Boolean expression for the output of the logic circuit below



Draw the logic circuit for the following expression

$$X = (A \oplus B + \overline{C})A$$

Repeat using only AND, OR and NOT gates

# **Exercise: Boolean Logic Simplification**

Simplify the circuit below using Boolean algebra



### **Exercises: Simplify using Boolean Theorems**

- $X = \overline{\overline{A} + \overline{B} + \overline{C}}$
- $X = ABC + A\overline{B}(\overline{\overline{A}\overline{C}})$
- $X = A\overline{B} + A(\overline{B+C}) + B(\overline{B+C})$

# K-Maps

# Simplify the following Boolean expression: $\overline{ABCD} + \overline{ABCD} + \overline{ABCD} + AB\overline{CD} + ABCD + A\overline{B}CD$

|    | ĊD | ĊD | CD | СD |
|----|----|----|----|----|
| ĀB |    |    |    |    |
| ĀB |    | 1  | 1  |    |
| AB |    | 1  | 1  |    |
| AB |    |    |    |    |

BD + ACD + ABCD

1. Construct the K map, place 1s as per the truth table.

- 2. Loop 1s that are not adjacent to any other 1s.
- 3. Loop 1s that are in pairs *and cannot be looped into quads or octets.*
- 4. Loop 1s in octets (8) even if they have already been looped.
- 5. Loop quads (4) that have one or more 1s not already looped.
- 6. Loop any pairs (2) necessary to *include 1s not already looped.*
- 7. Form the OR sum of terms generated by each loop.

### **Exercise: K-Maps**

• Simplify and write the resulting Boolean expression

| $\square$        | $\bar{C}\overline{D}$ | $\bar{C}D$ | CD | $C\overline{D}$ |
|------------------|-----------------------|------------|----|-----------------|
| $\bar{A}\bar{B}$ | 1                     | 0          | 1  | 1               |
| ĀΒ               | 1                     | 0          | 0  | 1               |
| AB               | 0                     | 0          | 0  | 0               |
| $A\overline{B}$  | 1                     | 0          | 1  | 1               |

|                  | $\bar{C}\overline{D}$ | $\bar{C}D$ | CD | $C\overline{D}$ |
|------------------|-----------------------|------------|----|-----------------|
| $\bar{A}\bar{B}$ | 1                     | 0          | 1  | 1               |
| ĀΒ               | 1                     | 0          | x  | 1               |
| AB               | 0                     | 1          | x  | 0               |
| $A\overline{B}$  | 0                     | х          | 1  | 1               |

• Draw the circuit diagram using as few gates as possible

# **Exercises: Simplify using K-maps**

- $X = ABC + A\overline{B}(\overline{\overline{A}}\overline{\overline{C}})$
- $X = A\overline{B} + A(\overline{B+C}) + B(\overline{B+C})$

# **Exercise: Logic Design 1**

We want to design a logic circuit for a 7-segment LED display shown below.

The inputs are 4 binary digits **d**, **c**, **b**, **a**, which represent the number to be displayed on the LED. Bit **d** is the most significant bit (MSB), and **a** is the least significant bit (LSB).

Design the logic circuits to drive LED segments A, B and F.



# **Exercise: Logic Design 2**

A BCD code is being transmitted to a remote receiver. The bits are  $A_3, A_2, A_1$ ,  $A_0$ , with  $A_3$  as the MSB (Most significant bit). The receiver circuitry includes a BCD error detector circuit that examines the received code to see if it is a legal BCD code (i.e.  $\leq$  1001). Design this circuit to produce a HIGH for any error condition. Simplify the expression and draw the logic diagram.

#### **Exercise: Logic Design 3**

The figure below shows a BCD counter that produces a 4-bit output representing the BCD code for the number of pulses that have been applied to the counter input. The counter resets on the tenth pulse and starts over again. The outputs will then never present a number  $> 1001_2 = 9_{10}$ . Use K mapping to design a logic circuit that will produce a HI output whenever the count is 2,3 or 9.

